forked from Archive/PX4-Autopilot
Changes to Kconfig and matching defconfig files
git-svn-id: https://nuttx.svn.sourceforge.net/svnroot/nuttx/trunk@5085 7fd9a85b-ad96-42d3-883c-3090e2eb8679
This commit is contained in:
parent
64e2a8f85c
commit
a32f081a29
|
@ -16,7 +16,7 @@ config NUTTX_NEWCONFIG
|
|||
bool
|
||||
default y
|
||||
|
||||
menu "General Setup"
|
||||
menu "Build Setup"
|
||||
config EXPERIMENTAL
|
||||
bool "Prompt for development and/or incomplete code/drivers"
|
||||
|
||||
|
@ -258,7 +258,7 @@ menu "Board Selection"
|
|||
source "configs/Kconfig"
|
||||
endmenu
|
||||
|
||||
menu "Kernel Features"
|
||||
menu "RTOS Features"
|
||||
source sched/Kconfig
|
||||
endmenu
|
||||
|
||||
|
|
|
@ -1591,52 +1591,52 @@ endmenu
|
|||
menu "UART4 Configuration"
|
||||
depends on STM32_UART4
|
||||
|
||||
config USART4_SERIAL_CONSOLE
|
||||
config UART4_SERIAL_CONSOLE
|
||||
bool "UART4 serial console"
|
||||
default y if !STM32_USART1 && !STM32_USART2 && !STM32_USART3
|
||||
---help---
|
||||
Selects the UART4 for the console and ttys0 (default is the USART1).
|
||||
|
||||
config USART4_RXBUFSIZE
|
||||
config UART4_RXBUFSIZE
|
||||
int "UART4 Rx buffer size"
|
||||
default 256
|
||||
---help---
|
||||
Characters are buffered as received. This specific the size of the receive
|
||||
buffer.
|
||||
|
||||
config USART4_TXBUFSIZE
|
||||
config UART4_TXBUFSIZE
|
||||
int "UART4 Tx buffer size"
|
||||
default 256
|
||||
---help---
|
||||
Characters are buffered before being sent. This specific the size of the
|
||||
transmit buffer
|
||||
|
||||
config USART4_BAUD
|
||||
config UART4_BAUD
|
||||
int "UART4 BAUD"
|
||||
default 11520
|
||||
---help---
|
||||
The configured BAUD of the UART
|
||||
|
||||
config USART4_BITS
|
||||
config UART4_BITS
|
||||
int "UART4 number of bits"
|
||||
default 8
|
||||
---help---
|
||||
The number of bits. Must be either 7 or 8.
|
||||
|
||||
config USART4_PARITY
|
||||
config UART4_PARITY
|
||||
int "UART4 parity"
|
||||
default 0
|
||||
---help---
|
||||
0=no parity, 1=odd parity, 2=even parity
|
||||
|
||||
config USART4_2STOP
|
||||
config UART4_2STOP
|
||||
bool "UART4 two stop bits"
|
||||
default n
|
||||
---help---
|
||||
Two stop bits
|
||||
|
||||
config USART4_RXDMA
|
||||
bool "USART4 Rx DMA"
|
||||
config UART4_RXDMA
|
||||
bool "UART4 Rx DMA"
|
||||
default n
|
||||
depends on STM32_STM32F40XX && ARCH_DMA && STM32_DMA1
|
||||
---help---
|
||||
|
@ -1647,52 +1647,52 @@ endmenu
|
|||
menu "UART5 Configuration"
|
||||
depends on STM32_UART5
|
||||
|
||||
config USART5_SERIAL_CONSOLE
|
||||
config UART5_SERIAL_CONSOLE
|
||||
bool "UART5 serial console"
|
||||
default y if !STM32_USART1 && !STM32_USART2 && !STM32_USART3 && !STM32_UART4
|
||||
---help---
|
||||
Selects the UART5 for the console and ttys0 (default is the USART1).
|
||||
|
||||
config USART5_RXBUFSIZE
|
||||
int "USART5 Rx buffer size"
|
||||
config UART5_RXBUFSIZE
|
||||
int "UART5 Rx buffer size"
|
||||
default 256
|
||||
---help---
|
||||
Characters are buffered as received. This specific the size of the receive
|
||||
buffer.
|
||||
|
||||
config USART5_TXBUFSIZE
|
||||
config UART5_TXBUFSIZE
|
||||
int "UART5 Tx buffer size"
|
||||
default 256
|
||||
---help---
|
||||
Characters are buffered before being sent. This specific the size of the
|
||||
transmit buffer
|
||||
|
||||
config USART5_BAUD
|
||||
config UART5_BAUD
|
||||
int "UART5 BAUD"
|
||||
default 11520
|
||||
---help---
|
||||
The configured BAUD of the UART
|
||||
|
||||
config USART5_BITS
|
||||
config UART5_BITS
|
||||
int "UART5 number of bits"
|
||||
default 8
|
||||
---help---
|
||||
The number of bits. Must be either 7 or 8.
|
||||
|
||||
config USART5_PARITY
|
||||
config UART5_PARITY
|
||||
int "UART5 parity"
|
||||
default 0
|
||||
---help---
|
||||
0=no parity, 1=odd parity, 2=even parity
|
||||
|
||||
config USART5_2STOP
|
||||
config UART5_2STOP
|
||||
bool "UART5 two stop bits"
|
||||
default n
|
||||
---help---
|
||||
Two stop bits
|
||||
|
||||
config USART5_RXDMA
|
||||
bool "USART5 Rx DMA"
|
||||
config UART5_RXDMA
|
||||
bool "UART5 Rx DMA"
|
||||
default n
|
||||
depends on STM32_STM32F40XX && ARCH_DMA && STM32_DMA1
|
||||
---help---
|
||||
|
|
|
@ -85,22 +85,22 @@
|
|||
# define STM32_CONSOLE_2STOP CONFIG_USART3_2STOP
|
||||
# define STM32_CONSOLE_TX GPIO_USART3_TX
|
||||
# define STM32_CONSOLE_RX GPIO_USART3_RX
|
||||
#elif defined(CONFIG_USART4_SERIAL_CONSOLE)
|
||||
#elif defined(CONFIG_UART4_SERIAL_CONSOLE)
|
||||
# define STM32_CONSOLE_BASE STM32_UART4_BASE
|
||||
# define STM32_APBCLOCK STM32_PCLK1_FREQUENCY
|
||||
# define STM32_CONSOLE_BAUD CONFIG_USART4_BAUD
|
||||
# define STM32_CONSOLE_BITS CONFIG_USART4_BITS
|
||||
# define STM32_CONSOLE_PARITY CONFIG_USART4_PARITY
|
||||
# define STM32_CONSOLE_2STOP CONFIG_USART4_2STOP
|
||||
# define STM32_CONSOLE_BAUD CONFIG_UART4_BAUD
|
||||
# define STM32_CONSOLE_BITS CONFIG_UART4_BITS
|
||||
# define STM32_CONSOLE_PARITY CONFIG_UART4_PARITY
|
||||
# define STM32_CONSOLE_2STOP CONFIG_UART4_2STOP
|
||||
# define STM32_CONSOLE_TX GPIO_UART4_TX
|
||||
# define STM32_CONSOLE_RX GPIO_UART4_RX
|
||||
#elif defined(CONFIG_USART5_SERIAL_CONSOLE)
|
||||
#elif defined(CONFIG_UART5_SERIAL_CONSOLE)
|
||||
# define STM32_CONSOLE_BASE STM32_UART5_BASE
|
||||
# define STM32_APBCLOCK STM32_PCLK1_FREQUENCY
|
||||
# define STM32_CONSOLE_BAUD CONFIG_USART5_BAUD
|
||||
# define STM32_CONSOLE_BITS CONFIG_USART5_BITS
|
||||
# define STM32_CONSOLE_PARITY CONFIG_USART5_PARITY
|
||||
# define STM32_CONSOLE_2STOP CONFIG_USART5_2STOP
|
||||
# define STM32_CONSOLE_BAUD CONFIG_UART5_BAUD
|
||||
# define STM32_CONSOLE_BITS CONFIG_UART5_BITS
|
||||
# define STM32_CONSOLE_PARITY CONFIG_UART5_PARITY
|
||||
# define STM32_CONSOLE_2STOP CONFIG_UART5_2STOP
|
||||
# define STM32_CONSOLE_TX GPIO_UART5_TX
|
||||
# define STM32_CONSOLE_RX GPIO_UART5_RX
|
||||
#elif defined(CONFIG_USART6_SERIAL_CONSOLE)
|
||||
|
|
|
@ -90,7 +90,7 @@
|
|||
# endif
|
||||
|
||||
# if defined(CONFIG_USART2_RXDMA) || defined(CONFIG_USART3_RXDMA) || \
|
||||
defined(CONFIG_USART4_RXDMA) || defined(CONFIG_USART5_RXDMA)
|
||||
defined(CONFIG_UART4_RXDMA) || defined(CONFIG_UART5_RXDMA)
|
||||
# ifndef CONFIG_STM32_DMA1
|
||||
# error STM32 USART2/3/4/5 receive DMA requires CONFIG_STM32_DMA1
|
||||
# endif
|
||||
|
@ -113,11 +113,11 @@
|
|||
# error "USART3 DMA channel not defined (DMAMAP_USART3_RX)"
|
||||
# endif
|
||||
|
||||
# if defined(CONFIG_USART4_RXDMA) && !defined(DMAMAP_UART4_RX)
|
||||
# if defined(CONFIG_UART4_RXDMA) && !defined(DMAMAP_UART4_RX)
|
||||
# error "UART4 DMA channel not defined (DMAMAP_UART4_RX)"
|
||||
# endif
|
||||
|
||||
# if defined(CONFIG_USART5_RXDMA) && !defined(DMAMAP_UART5_RX)
|
||||
# if defined(CONFIG_UART5_RXDMA) && !defined(DMAMAP_UART5_RX)
|
||||
# error "UART5 DMA channel not defined (DMAMAP_UART5_RX)"
|
||||
# endif
|
||||
|
||||
|
@ -338,17 +338,17 @@ static char g_usart3rxfifo[RXDMA_BUFFER_SIZE];
|
|||
#endif
|
||||
|
||||
#ifdef CONFIG_STM32_UART4
|
||||
static char g_uart4rxbuffer[CONFIG_USART4_RXBUFSIZE];
|
||||
static char g_uart4txbuffer[CONFIG_USART4_TXBUFSIZE];
|
||||
# ifdef CONFIG_USART4_RXDMA
|
||||
static char g_uart4rxbuffer[CONFIG_UART4_RXBUFSIZE];
|
||||
static char g_uart4txbuffer[CONFIG_UART4_TXBUFSIZE];
|
||||
# ifdef CONFIG_UART4_RXDMA
|
||||
static char g_uart4rxfifo[RXDMA_BUFFER_SIZE];
|
||||
# endif
|
||||
#endif
|
||||
|
||||
#ifdef CONFIG_STM32_UART5
|
||||
static char g_uart5rxbuffer[CONFIG_USART5_RXBUFSIZE];
|
||||
static char g_uart5txbuffer[CONFIG_USART5_TXBUFSIZE];
|
||||
# ifdef CONFIG_USART5_RXDMA
|
||||
static char g_uart5rxbuffer[CONFIG_UART5_RXBUFSIZE];
|
||||
static char g_uart5txbuffer[CONFIG_UART5_TXBUFSIZE];
|
||||
# ifdef CONFIG_UART5_RXDMA
|
||||
static char g_uart5rxfifo[RXDMA_BUFFER_SIZE];
|
||||
# endif
|
||||
#endif
|
||||
|
@ -526,15 +526,15 @@ static struct up_dev_s g_uart4priv =
|
|||
#endif
|
||||
.recv =
|
||||
{
|
||||
.size = CONFIG_USART4_RXBUFSIZE,
|
||||
.size = CONFIG_UART4_RXBUFSIZE,
|
||||
.buffer = g_uart4rxbuffer,
|
||||
},
|
||||
.xmit =
|
||||
{
|
||||
.size = CONFIG_USART4_TXBUFSIZE,
|
||||
.size = CONFIG_UART4_TXBUFSIZE,
|
||||
.buffer = g_uart4txbuffer,
|
||||
},
|
||||
#ifdef CONFIG_USART4_RXDMA
|
||||
#ifdef CONFIG_UART4_RXDMA
|
||||
.ops = &g_uart_dma_ops,
|
||||
#else
|
||||
.ops = &g_uart_ops,
|
||||
|
@ -543,21 +543,21 @@ static struct up_dev_s g_uart4priv =
|
|||
},
|
||||
|
||||
.irq = STM32_IRQ_UART4,
|
||||
.parity = CONFIG_USART4_PARITY,
|
||||
.bits = CONFIG_USART4_BITS,
|
||||
.stopbits2 = CONFIG_USART4_2STOP,
|
||||
.baud = CONFIG_USART4_BAUD,
|
||||
.parity = CONFIG_UART4_PARITY,
|
||||
.bits = CONFIG_UART4_BITS,
|
||||
.stopbits2 = CONFIG_UART4_2STOP,
|
||||
.baud = CONFIG_UART4_BAUD,
|
||||
.apbclock = STM32_PCLK1_FREQUENCY,
|
||||
.usartbase = STM32_UART4_BASE,
|
||||
.tx_gpio = GPIO_UART4_TX,
|
||||
.rx_gpio = GPIO_UART4_RX,
|
||||
#ifdef GPIO_USART4_CTS
|
||||
#ifdef GPIO_UART4_CTS
|
||||
.cts_gpio = GPIO_UART4_CTS,
|
||||
#endif
|
||||
#ifdef GPIO_USART4_RTS
|
||||
#ifdef GPIO_UART4_RTS
|
||||
.rts_gpio = GPIO_UART4_RTS,
|
||||
#endif
|
||||
#ifdef CONFIG_USART4_RXDMA
|
||||
#ifdef CONFIG_UART4_RXDMA
|
||||
.rxdma_channel = DMAMAP_UART4_RX,
|
||||
.rxfifo = g_uart4rxfifo,
|
||||
#endif
|
||||
|
@ -577,15 +577,15 @@ static struct up_dev_s g_uart5priv =
|
|||
#endif
|
||||
.recv =
|
||||
{
|
||||
.size = CONFIG_USART5_RXBUFSIZE,
|
||||
.size = CONFIG_UART5_RXBUFSIZE,
|
||||
.buffer = g_uart5rxbuffer,
|
||||
},
|
||||
.xmit =
|
||||
{
|
||||
.size = CONFIG_USART5_TXBUFSIZE,
|
||||
.size = CONFIG_UART5_TXBUFSIZE,
|
||||
.buffer = g_uart5txbuffer,
|
||||
},
|
||||
#ifdef CONFIG_USART5_RXDMA
|
||||
#ifdef CONFIG_UART5_RXDMA
|
||||
.ops = &g_uart_dma_ops,
|
||||
#else
|
||||
.ops = &g_uart_ops,
|
||||
|
@ -594,21 +594,21 @@ static struct up_dev_s g_uart5priv =
|
|||
},
|
||||
|
||||
.irq = STM32_IRQ_UART5,
|
||||
.parity = CONFIG_USART5_PARITY,
|
||||
.bits = CONFIG_USART5_BITS,
|
||||
.stopbits2 = CONFIG_USART5_2STOP,
|
||||
.baud = CONFIG_USART5_BAUD,
|
||||
.parity = CONFIG_UART5_PARITY,
|
||||
.bits = CONFIG_UART5_BITS,
|
||||
.stopbits2 = CONFIG_UART5_2STOP,
|
||||
.baud = CONFIG_UART5_BAUD,
|
||||
.apbclock = STM32_PCLK1_FREQUENCY,
|
||||
.usartbase = STM32_UART5_BASE,
|
||||
.tx_gpio = GPIO_UART5_TX,
|
||||
.rx_gpio = GPIO_UART5_RX,
|
||||
#ifdef GPIO_USART5_CTS
|
||||
#ifdef GPIO_UART5_CTS
|
||||
.cts_gpio = GPIO_UART5_CTS,
|
||||
#endif
|
||||
#ifdef GPIO_USART5_RTS
|
||||
#ifdef GPIO_UART5_RTS
|
||||
.rts_gpio = GPIO_UART5_RTS,
|
||||
#endif
|
||||
#ifdef CONFIG_USART5_RXDMA
|
||||
#ifdef CONFIG_UART5_RXDMA
|
||||
.rxdma_channel = DMAMAP_UART5_RX,
|
||||
.rxfifo = g_uart5rxfifo,
|
||||
#endif
|
||||
|
@ -1898,14 +1898,14 @@ void stm32_serial_dma_poll(void)
|
|||
}
|
||||
#endif
|
||||
|
||||
#ifdef CONFIG_USART4_RXDMA
|
||||
#ifdef CONFIG_UART4_RXDMA
|
||||
if (g_uart4priv.rxdma != NULL)
|
||||
{
|
||||
up_dma_rxcallback(g_uart4priv.rxdma, 0, &g_uart4priv);
|
||||
}
|
||||
#endif
|
||||
|
||||
#ifdef CONFIG_USART5_RXDMA
|
||||
#ifdef CONFIG_UART5_RXDMA
|
||||
if (g_uart5priv.rxdma != NULL)
|
||||
{
|
||||
up_dma_rxcallback(g_uart5priv.rxdma, 0, &g_uart5priv);
|
||||
|
|
|
@ -84,40 +84,40 @@
|
|||
#if defined(CONFIG_USART1_SERIAL_CONSOLE) && defined(CONFIG_STM32_USART1)
|
||||
# undef CONFIG_USART2_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART3_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART4_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART5_SERIAL_CONSOLE
|
||||
# undef CONFIG_UART4_SERIAL_CONSOLE
|
||||
# undef CONFIG_UART5_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART6_SERIAL_CONSOLE
|
||||
# define CONSOLE_UART 1
|
||||
# define HAVE_CONSOLE 1
|
||||
#elif defined(CONFIG_USART2_SERIAL_CONSOLE) && defined(CONFIG_STM32_USART2)
|
||||
# undef CONFIG_USART1_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART3_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART4_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART5_SERIAL_CONSOLE
|
||||
# undef CONFIG_UART4_SERIAL_CONSOLE
|
||||
# undef CONFIG_UART5_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART6_SERIAL_CONSOLE
|
||||
# define CONSOLE_UART 2
|
||||
# define HAVE_CONSOLE 1
|
||||
#elif defined(CONFIG_USART3_SERIAL_CONSOLE) && defined(CONFIG_STM32_USART3)
|
||||
# undef CONFIG_USART1_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART2_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART4_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART5_SERIAL_CONSOLE
|
||||
# undef CONFIG_UART4_SERIAL_CONSOLE
|
||||
# undef CONFIG_UART5_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART6_SERIAL_CONSOLE
|
||||
# define CONSOLE_UART 3
|
||||
# define HAVE_CONSOLE 1
|
||||
#elif defined(CONFIG_USART4_SERIAL_CONSOLE) && defined(CONFIG_STM32_UART4)
|
||||
#elif defined(CONFIG_UART4_SERIAL_CONSOLE) && defined(CONFIG_STM32_UART4)
|
||||
# undef CONFIG_USART1_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART2_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART3_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART5_SERIAL_CONSOLE
|
||||
# undef CONFIG_UART5_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART6_SERIAL_CONSOLE
|
||||
# define CONSOLE_UART 4
|
||||
# define HAVE_CONSOLE 1
|
||||
#elif defined(CONFIG_USART5_SERIAL_CONSOLE) && defined(CONFIG_STM32_UART5)
|
||||
#elif defined(CONFIG_UART5_SERIAL_CONSOLE) && defined(CONFIG_STM32_UART5)
|
||||
# undef CONFIG_USART1_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART2_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART3_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART4_SERIAL_CONSOLE
|
||||
# undef CONFIG_UART4_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART6_SERIAL_CONSOLE
|
||||
# define CONSOLE_UART 5
|
||||
# define HAVE_CONSOLE 1
|
||||
|
@ -125,16 +125,16 @@
|
|||
# undef CONFIG_USART1_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART2_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART3_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART4_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART5_SERIAL_CONSOLE
|
||||
# undef CONFIG_UART4_SERIAL_CONSOLE
|
||||
# undef CONFIG_UART5_SERIAL_CONSOLE
|
||||
# define CONSOLE_UART 6
|
||||
# define HAVE_CONSOLE 1
|
||||
#else
|
||||
# undef CONFIG_USART1_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART2_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART3_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART4_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART5_SERIAL_CONSOLE
|
||||
# undef CONFIG_UART4_SERIAL_CONSOLE
|
||||
# undef CONFIG_UART5_SERIAL_CONSOLE
|
||||
# undef CONFIG_USART6_SERIAL_CONSOLE
|
||||
# define CONSOLE_UART 0
|
||||
# undef HAVE_CONSOLE
|
||||
|
@ -149,8 +149,8 @@
|
|||
# undef CONFIG_USART1_RXDMA
|
||||
# undef CONFIG_USART2_RXDMA
|
||||
# undef CONFIG_USART3_RXDMA
|
||||
# undef CONFIG_USART4_RXDMA
|
||||
# undef CONFIG_USART5_RXDMA
|
||||
# undef CONFIG_UART4_RXDMA
|
||||
# undef CONFIG_UART5_RXDMA
|
||||
# undef CONFIG_USART6_RXDMA
|
||||
#endif
|
||||
|
||||
|
@ -169,11 +169,11 @@
|
|||
#endif
|
||||
|
||||
#ifndef CONFIG_STM32_UART4
|
||||
# undef CONFIG_USART4_RXDMA
|
||||
# undef CONFIG_UART4_RXDMA
|
||||
#endif
|
||||
|
||||
#ifndef CONFIG_STM32_UART5
|
||||
# undef CONFIG_USART5_RXDMA
|
||||
# undef CONFIG_UART5_RXDMA
|
||||
#endif
|
||||
|
||||
#ifndef CONFIG_STM32_USART6
|
||||
|
@ -184,8 +184,8 @@
|
|||
|
||||
#undef SERIAL_HAVE_DMA
|
||||
#if defined(CONFIG_USART1_RXDMA) || defined(CONFIG_USART2_RXDMA) || \
|
||||
defined(CONFIG_USART3_RXDMA) || defined(CONFIG_USART4_RXDMA) || \
|
||||
defined(CONFIG_USART5_RXDMA) || defined(CONFIG_USART6_RXDMA)
|
||||
defined(CONFIG_USART3_RXDMA) || defined(CONFIG_UART4_RXDMA) || \
|
||||
defined(CONFIG_UART5_RXDMA) || defined(CONFIG_USART6_RXDMA)
|
||||
# define SERIAL_HAVE_DMA 1
|
||||
#endif
|
||||
|
||||
|
@ -198,9 +198,9 @@
|
|||
# undef SERIAL_HAVE_ONLY_DMA
|
||||
#elif defined(CONFIG_STM32_USART3) && !defined(CONFIG_USART3_RXDMA)
|
||||
# undef SERIAL_HAVE_ONLY_DMA
|
||||
#elif defined(CONFIG_STM32_UART4) && !defined(CONFIG_USART4_RXDMA)
|
||||
#elif defined(CONFIG_STM32_UART4) && !defined(CONFIG_UART4_RXDMA)
|
||||
# undef SERIAL_HAVE_ONLY_DMA
|
||||
#elif defined(CONFIG_STM32_UART5) && !defined(CONFIG_USART5_RXDMA)
|
||||
#elif defined(CONFIG_STM32_UART5) && !defined(CONFIG_UART5_RXDMA)
|
||||
# undef SERIAL_HAVE_ONLY_DMA
|
||||
#elif defined(CONFIG_STM32_USART6) && !defined(CONFIG_USART6_RXDMA)
|
||||
# undef SERIAL_HAVE_ONLY_DMA
|
||||
|
|
|
@ -93,7 +93,7 @@ CONFIG_USART0_RXBUFSIZE=256
|
|||
CONFIG_USART0_BAUD=38400
|
||||
CONFIG_USART0_BITS=8
|
||||
CONFIG_USART0_PARITY=0
|
||||
CONFIG_USART0_2STOP=0
|
||||
CONFIG_USART0_2STOP=n
|
||||
|
||||
CONFIG_USART1_SERIAL_CONSOLE=n
|
||||
CONFIG_USART1_TXBUFSIZE=256
|
||||
|
@ -101,7 +101,7 @@ CONFIG_USART1_RXBUFSIZE=256
|
|||
CONFIG_USART1_BAUD=38400
|
||||
CONFIG_USART1_BITS=8
|
||||
CONFIG_USART1_PARITY=0
|
||||
CONFIG_USART1_2STOP=0
|
||||
CONFIG_USART1_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -125,9 +125,9 @@ CONFIG_USART0_PARITY=0
|
|||
CONFIG_USART1_PARITY=0
|
||||
CONFIG_USART2_PARITY=0
|
||||
|
||||
CONFIG_USART0_2STOP=0
|
||||
CONFIG_USART1_2STOP=0
|
||||
CONFIG_USART2_2STOP=0
|
||||
CONFIG_USART0_2STOP=n
|
||||
CONFIG_USART1_2STOP=n
|
||||
CONFIG_USART2_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -125,9 +125,9 @@ CONFIG_USART0_PARITY=0
|
|||
CONFIG_USART1_PARITY=0
|
||||
CONFIG_USART2_PARITY=0
|
||||
|
||||
CONFIG_USART0_2STOP=0
|
||||
CONFIG_USART1_2STOP=0
|
||||
CONFIG_USART2_2STOP=0
|
||||
CONFIG_USART0_2STOP=n
|
||||
CONFIG_USART1_2STOP=n
|
||||
CONFIG_USART2_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -49,7 +49,7 @@ CONFIG_ARCH_INTERRUPTSTACK=0
|
|||
CONFIG_ARCH_STACKDUMP=y
|
||||
|
||||
CONFIG_DRAM_START=0
|
||||
CONFIG_DRAM_SIZE=0x11000000
|
||||
CONFIG_DRAM_SIZE=285212672
|
||||
|
||||
#
|
||||
# C5471 specific device driver settings
|
||||
|
@ -67,8 +67,8 @@ CONFIG_UART_IRDA_BITS=8
|
|||
CONFIG_UART_MODEM_BITS=8
|
||||
CONFIG_UART_IRDA_PARITY=0
|
||||
CONFIG_UART_MODEM_PARITY=0
|
||||
CONFIG_UART_IRDA_2STOP=0
|
||||
CONFIG_UART_MODEM_2STOP=0
|
||||
CONFIG_UART_IRDA_2STOP=n
|
||||
CONFIG_UART_MODEM_2STOP=n
|
||||
|
||||
#
|
||||
# C5471 Ethernet Driver settings
|
||||
|
|
|
@ -49,7 +49,7 @@ CONFIG_ARCH_INTERRUPTSTACK=0
|
|||
CONFIG_ARCH_STACKDUMP=y
|
||||
|
||||
CONFIG_DRAM_START=0
|
||||
CONFIG_DRAM_SIZE=0x11000000
|
||||
CONFIG_DRAM_SIZE=285212672
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
@ -75,8 +75,8 @@ CONFIG_UART_IRDA_BITS=8
|
|||
CONFIG_UART_MODEM_BITS=8
|
||||
CONFIG_UART_IRDA_PARITY=0
|
||||
CONFIG_UART_MODEM_PARITY=0
|
||||
CONFIG_UART_IRDA_2STOP=0
|
||||
CONFIG_UART_MODEM_2STOP=0
|
||||
CONFIG_UART_IRDA_2STOP=n
|
||||
CONFIG_UART_MODEM_2STOP=n
|
||||
|
||||
#
|
||||
# C5471 Ethernet Driver settings
|
||||
|
|
|
@ -49,7 +49,7 @@ CONFIG_ARCH_INTERRUPTSTACK=0
|
|||
CONFIG_ARCH_STACKDUMP=y
|
||||
|
||||
CONFIG_DRAM_START=0
|
||||
CONFIG_DRAM_SIZE=0x11000000
|
||||
CONFIG_DRAM_SIZE=285212672
|
||||
|
||||
#
|
||||
# C5471 specific device driver settings
|
||||
|
@ -67,8 +67,8 @@ CONFIG_UART_IRDA_BITS=8
|
|||
CONFIG_UART_MODEM_BITS=8
|
||||
CONFIG_UART_IRDA_PARITY=0
|
||||
CONFIG_UART_MODEM_PARITY=0
|
||||
CONFIG_UART_IRDA_2STOP=0
|
||||
CONFIG_UART_MODEM_2STOP=0
|
||||
CONFIG_UART_IRDA_2STOP=n
|
||||
CONFIG_UART_MODEM_2STOP=n
|
||||
|
||||
#
|
||||
# C5471 Ethernet Driver settings
|
||||
|
|
|
@ -49,7 +49,7 @@ CONFIG_ARCH_INTERRUPTSTACK=0
|
|||
CONFIG_ARCH_STACKDUMP=y
|
||||
|
||||
CONFIG_DRAM_START=0
|
||||
CONFIG_DRAM_SIZE=0x11000000
|
||||
CONFIG_DRAM_SIZE=285212672
|
||||
|
||||
#
|
||||
# C5471 specific device driver settings
|
||||
|
@ -67,8 +67,8 @@ CONFIG_UART_IRDA_BITS=8
|
|||
CONFIG_UART_MODEM_BITS=8
|
||||
CONFIG_UART_IRDA_PARITY=0
|
||||
CONFIG_UART_MODEM_PARITY=0
|
||||
CONFIG_UART_IRDA_2STOP=0
|
||||
CONFIG_UART_MODEM_2STOP=0
|
||||
CONFIG_UART_IRDA_2STOP=n
|
||||
CONFIG_UART_MODEM_2STOP=n
|
||||
|
||||
#
|
||||
# C5471 Ethernet Driver settings
|
||||
|
|
|
@ -49,7 +49,7 @@ CONFIG_ARCH_INTERRUPTSTACK=1024
|
|||
CONFIG_ARCH_STACKDUMP=y
|
||||
|
||||
CONFIG_DRAM_START=0
|
||||
CONFIG_DRAM_SIZE=0x00840000
|
||||
CONFIG_DRAM_SIZE=8650752
|
||||
|
||||
#
|
||||
# C5471 specific device driver settings
|
||||
|
@ -68,8 +68,8 @@ CONFIG_UART_IRDA_BITS=8
|
|||
CONFIG_UART_MODEM_BITS=8
|
||||
CONFIG_UART_IRDA_PARITY=0
|
||||
CONFIG_UART_MODEM_PARITY=0
|
||||
CONFIG_UART_IRDA_2STOP=0
|
||||
CONFIG_UART_MODEM_2STOP=0
|
||||
CONFIG_UART_IRDA_2STOP=n
|
||||
CONFIG_UART_MODEM_2STOP=n
|
||||
CONFIG_STDIO_LINE_BUFFER=y
|
||||
|
||||
#
|
||||
|
|
|
@ -52,7 +52,7 @@ CONFIG_ARCH_INTERRUPTSTACK=1024
|
|||
CONFIG_ARCH_STACKDUMP=y
|
||||
|
||||
CONFIG_DRAM_START=0
|
||||
CONFIG_DRAM_SIZE=0x00840000
|
||||
CONFIG_DRAM_SIZE=8650752
|
||||
|
||||
#
|
||||
# C5471 specific device driver settings
|
||||
|
@ -71,8 +71,8 @@ CONFIG_UART_IRDA_BITS=8
|
|||
CONFIG_UART_MODEM_BITS=8
|
||||
CONFIG_UART_IRDA_PARITY=0
|
||||
CONFIG_UART_MODEM_PARITY=0
|
||||
CONFIG_UART_IRDA_2STOP=0
|
||||
CONFIG_UART_MODEM_2STOP=0
|
||||
CONFIG_UART_IRDA_2STOP=n
|
||||
CONFIG_UART_MODEM_2STOP=n
|
||||
CONFIG_STDIO_LINE_BUFFER=y
|
||||
|
||||
#
|
||||
|
|
|
@ -52,7 +52,7 @@ CONFIG_ARCH_INTERRUPTSTACK=1024
|
|||
CONFIG_ARCH_STACKDUMP=y
|
||||
|
||||
CONFIG_DRAM_START=0
|
||||
CONFIG_DRAM_SIZE=0x00840000
|
||||
CONFIG_DRAM_SIZE=8650752
|
||||
|
||||
#
|
||||
# C5471 specific device driver settings
|
||||
|
@ -71,8 +71,8 @@ CONFIG_UART_IRDA_BITS=8
|
|||
CONFIG_UART_MODEM_BITS=8
|
||||
CONFIG_UART_IRDA_PARITY=0
|
||||
CONFIG_UART_MODEM_PARITY=0
|
||||
CONFIG_UART_IRDA_2STOP=0
|
||||
CONFIG_UART_MODEM_2STOP=0
|
||||
CONFIG_UART_IRDA_2STOP=n
|
||||
CONFIG_UART_MODEM_2STOP=n
|
||||
CONFIG_STDIO_LINE_BUFFER=y
|
||||
|
||||
#
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_MCS92S12NEC64=y
|
|||
CONFIG_ARCH_BOARD="demo9s12ne64"
|
||||
CONFIG_ARCH_BOARD_DEMOS92S12NEC64=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=5483
|
||||
CONFIG_DRAM_SIZE=0x00010000
|
||||
CONFIG_DRAM_SIZE=65536
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_NOINTC=y
|
||||
CONFIG_ARCH_IRQPRIO=n
|
||||
|
@ -77,7 +77,7 @@ CONFIG_SCI0_RXBUFSIZE=32
|
|||
CONFIG_SCI0_BAUD=115200
|
||||
CONFIG_SCI0_BITS=8
|
||||
CONFIG_SCI0_PARITY=0
|
||||
CONFIG_SCI0_2STOP=0
|
||||
CONFIG_SCI0_2STOP=n
|
||||
|
||||
CONFIG_SCI1_SERIAL_CONSOLE=n
|
||||
CONFIG_SCI1_TXBUFSIZE=32
|
||||
|
@ -85,7 +85,7 @@ CONFIG_SCI1_RXBUFSIZE=32
|
|||
CONFIG_SCI1_BAUD=115200
|
||||
CONFIG_SCI1_BITS=8
|
||||
CONFIG_SCI1_PARITY=0
|
||||
CONFIG_SCI1_2STOP=0
|
||||
CONFIG_SCI1_2STOP=n
|
||||
|
||||
#
|
||||
# MC9S12NEC64 specific SSI device driver settings
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_LPC3131=y
|
|||
CONFIG_ARCH_BOARD="ea3131"
|
||||
CONFIG_ARCH_BOARD_EA3131=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=16945
|
||||
CONFIG_DRAM_SIZE=0x00030000
|
||||
CONFIG_DRAM_SIZE=196608
|
||||
CONFIG_DRAM_START=0x11028000
|
||||
CONFIG_DRAM_VSTART=0x11028000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
|
@ -99,7 +99,7 @@ CONFIG_UART_RXBUFSIZE=256
|
|||
CONFIG_UART_BAUD=115200
|
||||
CONFIG_UART_BITS=8
|
||||
CONFIG_UART_PARITY=0
|
||||
CONFIG_UART_2STOP=0
|
||||
CONFIG_UART_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_LPC3131=y
|
|||
CONFIG_ARCH_BOARD="ea3131"
|
||||
CONFIG_ARCH_BOARD_EA3131=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=16945
|
||||
CONFIG_DRAM_SIZE=0x00030000
|
||||
CONFIG_DRAM_SIZE=196608
|
||||
CONFIG_DRAM_START=0x11028000
|
||||
CONFIG_DRAM_VSTART=0x11028000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
|
@ -99,7 +99,7 @@ CONFIG_UART_RXBUFSIZE=256
|
|||
CONFIG_UART_BAUD=115200
|
||||
CONFIG_UART_BITS=8
|
||||
CONFIG_UART_PARITY=0
|
||||
CONFIG_UART_2STOP=0
|
||||
CONFIG_UART_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_LPC3131=y
|
|||
CONFIG_ARCH_BOARD="ea3131"
|
||||
CONFIG_ARCH_BOARD_EA3131=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=16945
|
||||
CONFIG_DRAM_SIZE=0x00030000
|
||||
CONFIG_DRAM_SIZE=196608
|
||||
CONFIG_DRAM_START=0x11028000
|
||||
CONFIG_DRAM_VSTART=0x11028000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
|
@ -99,7 +99,7 @@ CONFIG_UART_RXBUFSIZE=256
|
|||
CONFIG_UART_BAUD=115200
|
||||
CONFIG_UART_BITS=8
|
||||
CONFIG_UART_PARITY=0
|
||||
CONFIG_UART_2STOP=0
|
||||
CONFIG_UART_2STOP=n
|
||||
|
||||
#
|
||||
# MP25x Configuration
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_LPC3131=y
|
|||
CONFIG_ARCH_BOARD="ea3131"
|
||||
CONFIG_ARCH_BOARD_EA3131=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=16945
|
||||
CONFIG_DRAM_SIZE=0x00030000
|
||||
CONFIG_DRAM_SIZE=196608
|
||||
CONFIG_DRAM_START=0x11028000
|
||||
CONFIG_DRAM_VSTART=0x11028000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
|
@ -99,7 +99,7 @@ CONFIG_UART_RXBUFSIZE=256
|
|||
CONFIG_UART_BAUD=115200
|
||||
CONFIG_UART_BITS=8
|
||||
CONFIG_UART_PARITY=0
|
||||
CONFIG_UART_2STOP=0
|
||||
CONFIG_UART_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_LPC3131=y
|
|||
CONFIG_ARCH_BOARD="ea3131"
|
||||
CONFIG_ARCH_BOARD_EA3131=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=16945
|
||||
CONFIG_DRAM_SIZE=0x00030000
|
||||
CONFIG_DRAM_SIZE=196608
|
||||
CONFIG_DRAM_START=0x11028000
|
||||
CONFIG_DRAM_VSTART=0x11028000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
|
@ -99,7 +99,7 @@ CONFIG_UART_RXBUFSIZE=256
|
|||
CONFIG_UART_BAUD=115200
|
||||
CONFIG_UART_BITS=8
|
||||
CONFIG_UART_PARITY=0
|
||||
CONFIG_UART_2STOP=0
|
||||
CONFIG_UART_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_LPC3152=y
|
|||
CONFIG_ARCH_BOARD="ea3152"
|
||||
CONFIG_ARCH_BOARD_EA3152=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=16945
|
||||
CONFIG_DRAM_SIZE=0x00030000
|
||||
CONFIG_DRAM_SIZE=196608
|
||||
CONFIG_DRAM_START=0x11028000
|
||||
CONFIG_DRAM_VSTART=0x11028000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
|
@ -99,7 +99,7 @@ CONFIG_UART_RXBUFSIZE=256
|
|||
CONFIG_UART_BAUD=115200
|
||||
CONFIG_UART_BITS=8
|
||||
CONFIG_UART_PARITY=0
|
||||
CONFIG_UART_2STOP=0
|
||||
CONFIG_UART_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_LM3S6918=y
|
|||
CONFIG_ARCH_BOARD="eagle100"
|
||||
CONFIG_ARCH_BOARD_EAGLE100=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=4531
|
||||
CONFIG_DRAM_SIZE=0x00010000
|
||||
CONFIG_DRAM_SIZE=65536
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -83,8 +83,8 @@ CONFIG_UART0_BITS=8
|
|||
CONFIG_UART1_BITS=8
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# LM3S6918 specific SSI device driver settings
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_LM3S6918=y
|
|||
CONFIG_ARCH_BOARD="eagle100"
|
||||
CONFIG_ARCH_BOARD_EAGLE100=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=4531
|
||||
CONFIG_DRAM_SIZE=0x00010000
|
||||
CONFIG_DRAM_SIZE=65536
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -83,8 +83,8 @@ CONFIG_UART0_BITS=8
|
|||
CONFIG_UART1_BITS=8
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# LM3S6918 specific SSI device driver settings
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_LM3S6918=y
|
|||
CONFIG_ARCH_BOARD="eagle100"
|
||||
CONFIG_ARCH_BOARD_EAGLE100=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=4531
|
||||
CONFIG_DRAM_SIZE=0x00010000
|
||||
CONFIG_DRAM_SIZE=65536
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -83,8 +83,8 @@ CONFIG_UART0_BITS=8
|
|||
CONFIG_UART1_BITS=8
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# LM3S6918 specific SSI device driver settings
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_LM3S6918=y
|
|||
CONFIG_ARCH_BOARD="eagle100"
|
||||
CONFIG_ARCH_BOARD_EAGLE100=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=4531
|
||||
CONFIG_DRAM_SIZE=0x00010000
|
||||
CONFIG_DRAM_SIZE=65536
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -83,8 +83,8 @@ CONFIG_UART0_BITS=8
|
|||
CONFIG_UART1_BITS=8
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# LM3S6918 specific SSI device driver settings
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_LM3S6918=y
|
|||
CONFIG_ARCH_BOARD="eagle100"
|
||||
CONFIG_ARCH_BOARD_EAGLE100=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=4531
|
||||
CONFIG_DRAM_SIZE=0x00010000
|
||||
CONFIG_DRAM_SIZE=65536
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -83,8 +83,8 @@ CONFIG_UART0_BITS=8
|
|||
CONFIG_UART1_BITS=8
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# LM3S6918 specific SSI device driver settings
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_LM3S6918=y
|
|||
CONFIG_ARCH_BOARD="eagle100"
|
||||
CONFIG_ARCH_BOARD_EAGLE100=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=4531
|
||||
CONFIG_DRAM_SIZE=0x00010000
|
||||
CONFIG_DRAM_SIZE=65536
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -83,8 +83,8 @@ CONFIG_UART0_BITS=8
|
|||
CONFIG_UART1_BITS=8
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# LM3S6918 specific SSI device driver settings
|
||||
|
|
|
@ -44,7 +44,7 @@ CONFIG_ARCH_CHIP_LM3S9B96=y
|
|||
CONFIG_ARCH_BOARD="ekk-lm3s9b96"
|
||||
CONFIG_ARCH_BOARD_EKKLM3S9B96=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=4531
|
||||
CONFIG_DRAM_SIZE=0x00018000
|
||||
CONFIG_DRAM_SIZE=98304
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -99,9 +99,9 @@ CONFIG_UART2_BITS=8
|
|||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
|
||||
#
|
||||
# LM3S6B96 specific SSI device driver settings
|
||||
|
|
|
@ -44,7 +44,7 @@ CONFIG_ARCH_CHIP_LM3S9B96=y
|
|||
CONFIG_ARCH_BOARD="ekk-lm3s9b96"
|
||||
CONFIG_ARCH_BOARD_EKKLM3S9B96=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=4531
|
||||
CONFIG_DRAM_SIZE=0x00018000
|
||||
CONFIG_DRAM_SIZE=98304
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -99,9 +99,9 @@ CONFIG_UART2_BITS=8
|
|||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
|
||||
#
|
||||
# LM3S6B96 specific SSI device driver settings
|
||||
|
|
|
@ -68,8 +68,8 @@ CONFIG_UART0_BAUD=57600
|
|||
CONFIG_UART1_BAUD=57600
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# ez80 EMAC
|
||||
|
|
|
@ -71,8 +71,8 @@ CONFIG_UART0_BITS=0
|
|||
CONFIG_UART1_BITS=0
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# ez80 EMAC
|
||||
|
|
|
@ -71,8 +71,8 @@ CONFIG_UART0_BITS=0
|
|||
CONFIG_UART1_BITS=0
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# ez80 EMAC
|
||||
|
|
|
@ -71,8 +71,8 @@ CONFIG_UART0_BITS=0
|
|||
CONFIG_UART1_BITS=0
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# ez80 EMAC
|
||||
|
|
|
@ -71,8 +71,8 @@ CONFIG_UART0_BITS=0
|
|||
CONFIG_UART1_BITS=0
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# ez80 EMAC
|
||||
|
|
|
@ -70,8 +70,8 @@ CONFIG_UART0_BITS=0
|
|||
CONFIG_UART1_BITS=0
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# ez80 EMAC
|
||||
|
|
|
@ -71,8 +71,8 @@ CONFIG_UART0_BITS=0
|
|||
CONFIG_UART1_BITS=0
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# ez80 EMAC
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_STM32F103VCT6=y
|
|||
CONFIG_ARCH_BOARD="hymini-stm32v"
|
||||
CONFIG_ARCH_BOARD_HYMINI_STM32V=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=5483
|
||||
CONFIG_DRAM_SIZE=0x0000C000
|
||||
CONFIG_DRAM_SIZE=49152
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -116,44 +116,44 @@ CONFIG_STM32_ADC3=n
|
|||
CONFIG_USART1_SERIAL_CONSOLE=y
|
||||
CONFIG_USART2_SERIAL_CONSOLE=n
|
||||
CONFIG_USART3_SERIAL_CONSOLE=n
|
||||
CONFIG_USART4_SERIAL_CONSOLE=n
|
||||
CONFIG_USART5_SERIAL_CONSOLE=n
|
||||
CONFIG_UART4_SERIAL_CONSOLE=n
|
||||
CONFIG_UART5_SERIAL_CONSOLE=n
|
||||
|
||||
CONFIG_USART1_TXBUFSIZE=256
|
||||
CONFIG_USART2_TXBUFSIZE=256
|
||||
CONFIG_USART3_TXBUFSIZE=256
|
||||
CONFIG_USART4_TXBUFSIZE=256
|
||||
CONFIG_USART5_TXBUFSIZE=256
|
||||
CONFIG_UART4_TXBUFSIZE=256
|
||||
CONFIG_UART5_TXBUFSIZE=256
|
||||
|
||||
CONFIG_USART1_RXBUFSIZE=256
|
||||
CONFIG_USART2_RXBUFSIZE=256
|
||||
CONFIG_USART3_RXBUFSIZE=256
|
||||
CONFIG_USART4_RXBUFSIZE=256
|
||||
CONFIG_USART5_RXBUFSIZE=256
|
||||
CONFIG_UART4_RXBUFSIZE=256
|
||||
CONFIG_UART5_RXBUFSIZE=256
|
||||
|
||||
CONFIG_USART1_BAUD=115200
|
||||
CONFIG_USART2_BAUD=115200
|
||||
CONFIG_USART3_BAUD=115200
|
||||
CONFIG_USART4_BAUD=115200
|
||||
CONFIG_USART5_BAUD=115200
|
||||
CONFIG_UART4_BAUD=115200
|
||||
CONFIG_UART5_BAUD=115200
|
||||
|
||||
CONFIG_USART1_BITS=8
|
||||
CONFIG_USART2_BITS=8
|
||||
CONFIG_USART3_BITS=8
|
||||
CONFIG_USART4_BITS=8
|
||||
CONFIG_USART5_BITS=8
|
||||
CONFIG_UART4_BITS=8
|
||||
CONFIG_UART5_BITS=8
|
||||
|
||||
CONFIG_USART1_PARITY=0
|
||||
CONFIG_USART2_PARITY=0
|
||||
CONFIG_USART3_PARITY=0
|
||||
CONFIG_USART4_PARITY=0
|
||||
CONFIG_USART5_PARITY=0
|
||||
CONFIG_UART4_PARITY=0
|
||||
CONFIG_UART5_PARITY=0
|
||||
|
||||
CONFIG_USART1_2STOP=0
|
||||
CONFIG_USART2_2STOP=0
|
||||
CONFIG_USART3_2STOP=0
|
||||
CONFIG_USART4_2STOP=0
|
||||
CONFIG_USART5_2STOP=0
|
||||
CONFIG_USART1_2STOP=n
|
||||
CONFIG_USART2_2STOP=n
|
||||
CONFIG_USART3_2STOP=n
|
||||
CONFIG_UART4_2STOP=n
|
||||
CONFIG_UART5_2STOP=n
|
||||
|
||||
#
|
||||
# STM32F103Z specific SSI device driver settings
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_STM32F103VCT6=y
|
|||
CONFIG_ARCH_BOARD="hymini-stm32v"
|
||||
CONFIG_ARCH_BOARD_HYMINI_STM32V=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=5483
|
||||
CONFIG_DRAM_SIZE=0x0000C000
|
||||
CONFIG_DRAM_SIZE=49152
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -114,44 +114,44 @@ CONFIG_STM32_ADC3=n
|
|||
CONFIG_USART1_SERIAL_CONSOLE=y
|
||||
CONFIG_USART2_SERIAL_CONSOLE=n
|
||||
CONFIG_USART3_SERIAL_CONSOLE=n
|
||||
CONFIG_USART4_SERIAL_CONSOLE=n
|
||||
CONFIG_USART5_SERIAL_CONSOLE=n
|
||||
CONFIG_UART4_SERIAL_CONSOLE=n
|
||||
CONFIG_UART5_SERIAL_CONSOLE=n
|
||||
|
||||
CONFIG_USART1_TXBUFSIZE=256
|
||||
CONFIG_USART2_TXBUFSIZE=256
|
||||
CONFIG_USART3_TXBUFSIZE=256
|
||||
CONFIG_USART4_TXBUFSIZE=256
|
||||
CONFIG_USART5_TXBUFSIZE=256
|
||||
CONFIG_UART4_TXBUFSIZE=256
|
||||
CONFIG_UART5_TXBUFSIZE=256
|
||||
|
||||
CONFIG_USART1_RXBUFSIZE=256
|
||||
CONFIG_USART2_RXBUFSIZE=256
|
||||
CONFIG_USART3_RXBUFSIZE=256
|
||||
CONFIG_USART4_RXBUFSIZE=256
|
||||
CONFIG_USART5_RXBUFSIZE=256
|
||||
CONFIG_UART4_RXBUFSIZE=256
|
||||
CONFIG_UART5_RXBUFSIZE=256
|
||||
|
||||
CONFIG_USART1_BAUD=115200
|
||||
CONFIG_USART2_BAUD=115200
|
||||
CONFIG_USART3_BAUD=115200
|
||||
CONFIG_USART4_BAUD=115200
|
||||
CONFIG_USART5_BAUD=115200
|
||||
CONFIG_UART4_BAUD=115200
|
||||
CONFIG_UART5_BAUD=115200
|
||||
|
||||
CONFIG_USART1_BITS=8
|
||||
CONFIG_USART2_BITS=8
|
||||
CONFIG_USART3_BITS=8
|
||||
CONFIG_USART4_BITS=8
|
||||
CONFIG_USART5_BITS=8
|
||||
CONFIG_UART4_BITS=8
|
||||
CONFIG_UART5_BITS=8
|
||||
|
||||
CONFIG_USART1_PARITY=0
|
||||
CONFIG_USART2_PARITY=0
|
||||
CONFIG_USART3_PARITY=0
|
||||
CONFIG_USART4_PARITY=0
|
||||
CONFIG_USART5_PARITY=0
|
||||
CONFIG_UART4_PARITY=0
|
||||
CONFIG_UART5_PARITY=0
|
||||
|
||||
CONFIG_USART1_2STOP=0
|
||||
CONFIG_USART2_2STOP=0
|
||||
CONFIG_USART3_2STOP=0
|
||||
CONFIG_USART4_2STOP=0
|
||||
CONFIG_USART5_2STOP=0
|
||||
CONFIG_USART1_2STOP=n
|
||||
CONFIG_USART2_2STOP=n
|
||||
CONFIG_USART3_2STOP=n
|
||||
CONFIG_UART4_2STOP=n
|
||||
CONFIG_UART5_2STOP=n
|
||||
|
||||
#
|
||||
# STM32F103V specific SSI device driver settings
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_STM32F103VCT6=y
|
|||
CONFIG_ARCH_BOARD="hymini-stm32v"
|
||||
CONFIG_ARCH_BOARD_HYMINI_STM32V=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=5483
|
||||
CONFIG_DRAM_SIZE=0x0000C000
|
||||
CONFIG_DRAM_SIZE=49152
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -119,44 +119,44 @@ CONFIG_STM32_TIM3_PARTIAL_REMAP=y
|
|||
CONFIG_USART1_SERIAL_CONSOLE=y
|
||||
CONFIG_USART2_SERIAL_CONSOLE=n
|
||||
CONFIG_USART3_SERIAL_CONSOLE=n
|
||||
CONFIG_USART4_SERIAL_CONSOLE=n
|
||||
CONFIG_USART5_SERIAL_CONSOLE=n
|
||||
CONFIG_UART4_SERIAL_CONSOLE=n
|
||||
CONFIG_UART5_SERIAL_CONSOLE=n
|
||||
|
||||
CONFIG_USART1_TXBUFSIZE=256
|
||||
CONFIG_USART2_TXBUFSIZE=256
|
||||
CONFIG_USART3_TXBUFSIZE=256
|
||||
CONFIG_USART4_TXBUFSIZE=256
|
||||
CONFIG_USART5_TXBUFSIZE=256
|
||||
CONFIG_UART4_TXBUFSIZE=256
|
||||
CONFIG_UART5_TXBUFSIZE=256
|
||||
|
||||
CONFIG_USART1_RXBUFSIZE=256
|
||||
CONFIG_USART2_RXBUFSIZE=256
|
||||
CONFIG_USART3_RXBUFSIZE=256
|
||||
CONFIG_USART4_RXBUFSIZE=256
|
||||
CONFIG_USART5_RXBUFSIZE=256
|
||||
CONFIG_UART4_RXBUFSIZE=256
|
||||
CONFIG_UART5_RXBUFSIZE=256
|
||||
|
||||
CONFIG_USART1_BAUD=115200
|
||||
CONFIG_USART2_BAUD=115200
|
||||
CONFIG_USART3_BAUD=115200
|
||||
CONFIG_USART4_BAUD=115200
|
||||
CONFIG_USART5_BAUD=115200
|
||||
CONFIG_UART4_BAUD=115200
|
||||
CONFIG_UART5_BAUD=115200
|
||||
|
||||
CONFIG_USART1_BITS=8
|
||||
CONFIG_USART2_BITS=8
|
||||
CONFIG_USART3_BITS=8
|
||||
CONFIG_USART4_BITS=8
|
||||
CONFIG_USART5_BITS=8
|
||||
CONFIG_UART4_BITS=8
|
||||
CONFIG_UART5_BITS=8
|
||||
|
||||
CONFIG_USART1_PARITY=0
|
||||
CONFIG_USART2_PARITY=0
|
||||
CONFIG_USART3_PARITY=0
|
||||
CONFIG_USART4_PARITY=0
|
||||
CONFIG_USART5_PARITY=0
|
||||
CONFIG_UART4_PARITY=0
|
||||
CONFIG_UART5_PARITY=0
|
||||
|
||||
CONFIG_USART1_2STOP=0
|
||||
CONFIG_USART2_2STOP=0
|
||||
CONFIG_USART3_2STOP=0
|
||||
CONFIG_USART4_2STOP=0
|
||||
CONFIG_USART5_2STOP=0
|
||||
CONFIG_USART1_2STOP=n
|
||||
CONFIG_USART2_2STOP=n
|
||||
CONFIG_USART3_2STOP=n
|
||||
CONFIG_UART4_2STOP=n
|
||||
CONFIG_UART5_2STOP=n
|
||||
|
||||
#
|
||||
# STM32F103Z specific SSI device driver settings
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_STM32F103VCT6=y
|
|||
CONFIG_ARCH_BOARD="hymini-stm32v"
|
||||
CONFIG_ARCH_BOARD_HYMINI_STM32V=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=5483
|
||||
CONFIG_DRAM_SIZE=0x0000C000
|
||||
CONFIG_DRAM_SIZE=49152
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -114,44 +114,44 @@ CONFIG_STM32_ADC3=n
|
|||
CONFIG_USART1_SERIAL_CONSOLE=y
|
||||
CONFIG_USART2_SERIAL_CONSOLE=n
|
||||
CONFIG_USART3_SERIAL_CONSOLE=n
|
||||
CONFIG_USART4_SERIAL_CONSOLE=n
|
||||
CONFIG_USART5_SERIAL_CONSOLE=n
|
||||
CONFIG_UART4_SERIAL_CONSOLE=n
|
||||
CONFIG_UART5_SERIAL_CONSOLE=n
|
||||
|
||||
CONFIG_USART1_TXBUFSIZE=256
|
||||
CONFIG_USART2_TXBUFSIZE=256
|
||||
CONFIG_USART3_TXBUFSIZE=256
|
||||
CONFIG_USART4_TXBUFSIZE=256
|
||||
CONFIG_USART5_TXBUFSIZE=256
|
||||
CONFIG_UART4_TXBUFSIZE=256
|
||||
CONFIG_UART5_TXBUFSIZE=256
|
||||
|
||||
CONFIG_USART1_RXBUFSIZE=256
|
||||
CONFIG_USART2_RXBUFSIZE=256
|
||||
CONFIG_USART3_RXBUFSIZE=256
|
||||
CONFIG_USART4_RXBUFSIZE=256
|
||||
CONFIG_USART5_RXBUFSIZE=256
|
||||
CONFIG_UART4_RXBUFSIZE=256
|
||||
CONFIG_UART5_RXBUFSIZE=256
|
||||
|
||||
CONFIG_USART1_BAUD=115200
|
||||
CONFIG_USART2_BAUD=115200
|
||||
CONFIG_USART3_BAUD=115200
|
||||
CONFIG_USART4_BAUD=115200
|
||||
CONFIG_USART5_BAUD=115200
|
||||
CONFIG_UART4_BAUD=115200
|
||||
CONFIG_UART5_BAUD=115200
|
||||
|
||||
CONFIG_USART1_BITS=8
|
||||
CONFIG_USART2_BITS=8
|
||||
CONFIG_USART3_BITS=8
|
||||
CONFIG_USART4_BITS=8
|
||||
CONFIG_USART5_BITS=8
|
||||
CONFIG_UART4_BITS=8
|
||||
CONFIG_UART5_BITS=8
|
||||
|
||||
CONFIG_USART1_PARITY=0
|
||||
CONFIG_USART2_PARITY=0
|
||||
CONFIG_USART3_PARITY=0
|
||||
CONFIG_USART4_PARITY=0
|
||||
CONFIG_USART5_PARITY=0
|
||||
CONFIG_UART4_PARITY=0
|
||||
CONFIG_UART5_PARITY=0
|
||||
|
||||
CONFIG_USART1_2STOP=0
|
||||
CONFIG_USART2_2STOP=0
|
||||
CONFIG_USART3_2STOP=0
|
||||
CONFIG_USART4_2STOP=0
|
||||
CONFIG_USART5_2STOP=0
|
||||
CONFIG_USART1_2STOP=n
|
||||
CONFIG_USART2_2STOP=n
|
||||
CONFIG_USART3_2STOP=n
|
||||
CONFIG_UART4_2STOP=n
|
||||
CONFIG_UART5_2STOP=n
|
||||
|
||||
#
|
||||
# STM32F103V specific SSI device driver settings
|
||||
|
|
|
@ -44,7 +44,7 @@ CONFIG_ARCH_BOARD="hymini-stm32v"
|
|||
CONFIG_ARCH_BOARD_HYMINI_STM32V=y
|
||||
|
||||
CONFIG_BOARD_LOOPSPERMSEC=5483
|
||||
CONFIG_DRAM_SIZE=0x0000C000
|
||||
CONFIG_DRAM_SIZE=49152
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -118,44 +118,44 @@ CONFIG_STM32_ADC3=n
|
|||
CONFIG_USART1_SERIAL_CONSOLE=y
|
||||
CONFIG_USART2_SERIAL_CONSOLE=n
|
||||
CONFIG_USART3_SERIAL_CONSOLE=n
|
||||
CONFIG_USART4_SERIAL_CONSOLE=n
|
||||
CONFIG_USART5_SERIAL_CONSOLE=n
|
||||
CONFIG_UART4_SERIAL_CONSOLE=n
|
||||
CONFIG_UART5_SERIAL_CONSOLE=n
|
||||
|
||||
CONFIG_USART1_TXBUFSIZE=256
|
||||
CONFIG_USART2_TXBUFSIZE=256
|
||||
CONFIG_USART3_TXBUFSIZE=256
|
||||
CONFIG_USART4_TXBUFSIZE=256
|
||||
CONFIG_USART5_TXBUFSIZE=256
|
||||
CONFIG_UART4_TXBUFSIZE=256
|
||||
CONFIG_UART5_TXBUFSIZE=256
|
||||
|
||||
CONFIG_USART1_RXBUFSIZE=256
|
||||
CONFIG_USART2_RXBUFSIZE=256
|
||||
CONFIG_USART3_RXBUFSIZE=256
|
||||
CONFIG_USART4_RXBUFSIZE=256
|
||||
CONFIG_USART5_RXBUFSIZE=256
|
||||
CONFIG_UART4_RXBUFSIZE=256
|
||||
CONFIG_UART5_RXBUFSIZE=256
|
||||
|
||||
CONFIG_USART1_BAUD=115200
|
||||
CONFIG_USART2_BAUD=115200
|
||||
CONFIG_USART3_BAUD=115200
|
||||
CONFIG_USART4_BAUD=115200
|
||||
CONFIG_USART5_BAUD=115200
|
||||
CONFIG_UART4_BAUD=115200
|
||||
CONFIG_UART5_BAUD=115200
|
||||
|
||||
CONFIG_USART1_BITS=8
|
||||
CONFIG_USART2_BITS=8
|
||||
CONFIG_USART3_BITS=8
|
||||
CONFIG_USART4_BITS=8
|
||||
CONFIG_USART5_BITS=8
|
||||
CONFIG_UART4_BITS=8
|
||||
CONFIG_UART5_BITS=8
|
||||
|
||||
CONFIG_USART1_PARITY=0
|
||||
CONFIG_USART2_PARITY=0
|
||||
CONFIG_USART3_PARITY=0
|
||||
CONFIG_USART4_PARITY=0
|
||||
CONFIG_USART5_PARITY=0
|
||||
CONFIG_UART4_PARITY=0
|
||||
CONFIG_UART5_PARITY=0
|
||||
|
||||
CONFIG_USART1_2STOP=0
|
||||
CONFIG_USART2_2STOP=0
|
||||
CONFIG_USART3_2STOP=0
|
||||
CONFIG_USART4_2STOP=0
|
||||
CONFIG_USART5_2STOP=0
|
||||
CONFIG_USART1_2STOP=n
|
||||
CONFIG_USART2_2STOP=n
|
||||
CONFIG_USART3_2STOP=n
|
||||
CONFIG_UART4_2STOP=n
|
||||
CONFIG_UART5_2STOP=n
|
||||
|
||||
#
|
||||
# STM32F103V specific SSI device driver settings
|
||||
|
|
|
@ -44,7 +44,7 @@ CONFIG_ARCH_BOARD="hymini-stm32v"
|
|||
CONFIG_ARCH_BOARD_HYMINI_STM32V=y
|
||||
|
||||
CONFIG_BOARD_LOOPSPERMSEC=5483
|
||||
CONFIG_DRAM_SIZE=0x0000C000
|
||||
CONFIG_DRAM_SIZE=49152
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -116,44 +116,44 @@ CONFIG_STM32_ADC3=n
|
|||
CONFIG_USART1_SERIAL_CONSOLE=y
|
||||
CONFIG_USART2_SERIAL_CONSOLE=n
|
||||
CONFIG_USART3_SERIAL_CONSOLE=n
|
||||
CONFIG_USART4_SERIAL_CONSOLE=n
|
||||
CONFIG_USART5_SERIAL_CONSOLE=n
|
||||
CONFIG_UART4_SERIAL_CONSOLE=n
|
||||
CONFIG_UART5_SERIAL_CONSOLE=n
|
||||
|
||||
CONFIG_USART1_TXBUFSIZE=256
|
||||
CONFIG_USART2_TXBUFSIZE=256
|
||||
CONFIG_USART3_TXBUFSIZE=256
|
||||
CONFIG_USART4_TXBUFSIZE=256
|
||||
CONFIG_USART5_TXBUFSIZE=256
|
||||
CONFIG_UART4_TXBUFSIZE=256
|
||||
CONFIG_UART5_TXBUFSIZE=256
|
||||
|
||||
CONFIG_USART1_RXBUFSIZE=256
|
||||
CONFIG_USART2_RXBUFSIZE=256
|
||||
CONFIG_USART3_RXBUFSIZE=256
|
||||
CONFIG_USART4_RXBUFSIZE=256
|
||||
CONFIG_USART5_RXBUFSIZE=256
|
||||
CONFIG_UART4_RXBUFSIZE=256
|
||||
CONFIG_UART5_RXBUFSIZE=256
|
||||
|
||||
CONFIG_USART1_BAUD=115200
|
||||
CONFIG_USART2_BAUD=115200
|
||||
CONFIG_USART3_BAUD=115200
|
||||
CONFIG_USART4_BAUD=115200
|
||||
CONFIG_USART5_BAUD=115200
|
||||
CONFIG_UART4_BAUD=115200
|
||||
CONFIG_UART5_BAUD=115200
|
||||
|
||||
CONFIG_USART1_BITS=8
|
||||
CONFIG_USART2_BITS=8
|
||||
CONFIG_USART3_BITS=8
|
||||
CONFIG_USART4_BITS=8
|
||||
CONFIG_USART5_BITS=8
|
||||
CONFIG_UART4_BITS=8
|
||||
CONFIG_UART5_BITS=8
|
||||
|
||||
CONFIG_USART1_PARITY=0
|
||||
CONFIG_USART2_PARITY=0
|
||||
CONFIG_USART3_PARITY=0
|
||||
CONFIG_USART4_PARITY=0
|
||||
CONFIG_USART5_PARITY=0
|
||||
CONFIG_UART4_PARITY=0
|
||||
CONFIG_UART5_PARITY=0
|
||||
|
||||
CONFIG_USART1_2STOP=0
|
||||
CONFIG_USART2_2STOP=0
|
||||
CONFIG_USART3_2STOP=0
|
||||
CONFIG_USART4_2STOP=0
|
||||
CONFIG_USART5_2STOP=0
|
||||
CONFIG_USART1_2STOP=n
|
||||
CONFIG_USART2_2STOP=n
|
||||
CONFIG_USART3_2STOP=n
|
||||
CONFIG_UART4_2STOP=n
|
||||
CONFIG_UART5_2STOP=n
|
||||
|
||||
#
|
||||
# STM32F103V specific SSI device driver settings
|
||||
|
|
|
@ -44,7 +44,7 @@ CONFIG_ARCH_BOARD="hymini-stm32v"
|
|||
CONFIG_ARCH_BOARD_HYMINI_STM32V=y
|
||||
|
||||
CONFIG_BOARD_LOOPSPERMSEC=5483
|
||||
CONFIG_DRAM_SIZE=0x0000C000
|
||||
CONFIG_DRAM_SIZE=49152
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -115,44 +115,44 @@ CONFIG_STM32_ADC3=n
|
|||
CONFIG_USART1_SERIAL_CONSOLE=y
|
||||
CONFIG_USART2_SERIAL_CONSOLE=n
|
||||
CONFIG_USART3_SERIAL_CONSOLE=n
|
||||
CONFIG_USART4_SERIAL_CONSOLE=n
|
||||
CONFIG_USART5_SERIAL_CONSOLE=n
|
||||
CONFIG_UART4_SERIAL_CONSOLE=n
|
||||
CONFIG_UART5_SERIAL_CONSOLE=n
|
||||
|
||||
CONFIG_USART1_TXBUFSIZE=256
|
||||
CONFIG_USART2_TXBUFSIZE=256
|
||||
CONFIG_USART3_TXBUFSIZE=256
|
||||
CONFIG_USART4_TXBUFSIZE=256
|
||||
CONFIG_USART5_TXBUFSIZE=256
|
||||
CONFIG_UART4_TXBUFSIZE=256
|
||||
CONFIG_UART5_TXBUFSIZE=256
|
||||
|
||||
CONFIG_USART1_RXBUFSIZE=256
|
||||
CONFIG_USART2_RXBUFSIZE=256
|
||||
CONFIG_USART3_RXBUFSIZE=256
|
||||
CONFIG_USART4_RXBUFSIZE=256
|
||||
CONFIG_USART5_RXBUFSIZE=256
|
||||
CONFIG_UART4_RXBUFSIZE=256
|
||||
CONFIG_UART5_RXBUFSIZE=256
|
||||
|
||||
CONFIG_USART1_BAUD=115200
|
||||
CONFIG_USART2_BAUD=115200
|
||||
CONFIG_USART3_BAUD=115200
|
||||
CONFIG_USART4_BAUD=115200
|
||||
CONFIG_USART5_BAUD=115200
|
||||
CONFIG_UART4_BAUD=115200
|
||||
CONFIG_UART5_BAUD=115200
|
||||
|
||||
CONFIG_USART1_BITS=8
|
||||
CONFIG_USART2_BITS=8
|
||||
CONFIG_USART3_BITS=8
|
||||
CONFIG_USART4_BITS=8
|
||||
CONFIG_USART5_BITS=8
|
||||
CONFIG_UART4_BITS=8
|
||||
CONFIG_UART5_BITS=8
|
||||
|
||||
CONFIG_USART1_PARITY=0
|
||||
CONFIG_USART2_PARITY=0
|
||||
CONFIG_USART3_PARITY=0
|
||||
CONFIG_USART4_PARITY=0
|
||||
CONFIG_USART5_PARITY=0
|
||||
CONFIG_UART4_PARITY=0
|
||||
CONFIG_UART5_PARITY=0
|
||||
|
||||
CONFIG_USART1_2STOP=0
|
||||
CONFIG_USART2_2STOP=0
|
||||
CONFIG_USART3_2STOP=0
|
||||
CONFIG_USART4_2STOP=0
|
||||
CONFIG_USART5_2STOP=0
|
||||
CONFIG_USART1_2STOP=n
|
||||
CONFIG_USART2_2STOP=n
|
||||
CONFIG_USART3_2STOP=n
|
||||
CONFIG_UART4_2STOP=n
|
||||
CONFIG_UART5_2STOP=n
|
||||
|
||||
#
|
||||
# STM32F103V specific SSI device driver settings
|
||||
|
|
|
@ -128,10 +128,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -134,10 +134,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_LM3S6432=y
|
|||
CONFIG_ARCH_BOARD="lm3s6432-s2e"
|
||||
CONFIG_ARCH_BOARD_LM3S6432S2E=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=4531
|
||||
CONFIG_DRAM_SIZE=0x00008000
|
||||
CONFIG_DRAM_SIZE=32768
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -98,9 +98,9 @@ CONFIG_UART2_BITS=8
|
|||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
|
||||
#
|
||||
# LM3S6432 specific SSI device driver settings
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_LM3S6432=y
|
|||
CONFIG_ARCH_BOARD="lm3s6432-s2e"
|
||||
CONFIG_ARCH_BOARD_LM3S6432S2E=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=4531
|
||||
CONFIG_DRAM_SIZE=0x00008000
|
||||
CONFIG_DRAM_SIZE=32768
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -98,9 +98,9 @@ CONFIG_UART2_BITS=8
|
|||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
|
||||
#
|
||||
# LM3S6432 specific SSI device driver settings
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_LM3S6965=y
|
|||
CONFIG_ARCH_BOARD="lm3s6965-ek"
|
||||
CONFIG_ARCH_BOARD_LM3S6965EK=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=4531
|
||||
CONFIG_DRAM_SIZE=0x00010000
|
||||
CONFIG_DRAM_SIZE=65536
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -98,9 +98,9 @@ CONFIG_UART2_BITS=8
|
|||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
|
||||
#
|
||||
# LM3S6965 specific SSI device driver settings
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_LM3S6965=y
|
|||
CONFIG_ARCH_BOARD="lm3s6965-ek"
|
||||
CONFIG_ARCH_BOARD_LM3S6965EK=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=4531
|
||||
CONFIG_DRAM_SIZE=0x00010000
|
||||
CONFIG_DRAM_SIZE=65536
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -98,9 +98,9 @@ CONFIG_UART2_BITS=8
|
|||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
|
||||
#
|
||||
# LM3S6965 specific SSI device driver settings
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_LM3S6965=y
|
|||
CONFIG_ARCH_BOARD="lm3s6965-ek"
|
||||
CONFIG_ARCH_BOARD_LM3S6965EK=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=4531
|
||||
CONFIG_DRAM_SIZE=0x00010000
|
||||
CONFIG_DRAM_SIZE=65536
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -98,9 +98,9 @@ CONFIG_UART2_BITS=8
|
|||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
|
||||
#
|
||||
# LM3S6965 specific SSI device driver settings
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_LM3S8962=y
|
|||
CONFIG_ARCH_BOARD="lm3s8962-ek"
|
||||
CONFIG_ARCH_BOARD_LM3S8962EK=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=4531
|
||||
CONFIG_DRAM_SIZE=0x00010000
|
||||
CONFIG_DRAM_SIZE=65536
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -98,9 +98,9 @@ CONFIG_UART2_BITS=8
|
|||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
|
||||
#
|
||||
# LM3S8962 specific SSI device driver settings
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_LM3S8962=y
|
|||
CONFIG_ARCH_BOARD="lm3s8962-ek"
|
||||
CONFIG_ARCH_BOARD_LM3S8962EK=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=4531
|
||||
CONFIG_DRAM_SIZE=0x00010000
|
||||
CONFIG_DRAM_SIZE=65536
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -98,9 +98,9 @@ CONFIG_UART2_BITS=8
|
|||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
|
||||
#
|
||||
# LM3S8962 specific SSI device driver settings
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_LM3S8962=y
|
|||
CONFIG_ARCH_BOARD="lm3s8962-ek"
|
||||
CONFIG_ARCH_BOARD_LM3S8962EK=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=4531
|
||||
CONFIG_DRAM_SIZE=0x00010000
|
||||
CONFIG_DRAM_SIZE=65536
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_ARCH_INTERRUPTSTACK=n
|
||||
|
@ -98,9 +98,9 @@ CONFIG_UART2_BITS=8
|
|||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
|
||||
#
|
||||
# LM3S8962 specific SSI device driver settings
|
||||
|
|
|
@ -157,10 +157,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_USART2_PARITY=0
|
||||
CONFIG_USART3_PARITY=0
|
||||
|
||||
CONFIG_USART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_USART2_2STOP=0
|
||||
CONFIG_USART3_2STOP=0
|
||||
CONFIG_USART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_USART2_2STOP=n
|
||||
CONFIG_USART3_2STOP=n
|
||||
|
||||
#
|
||||
CONFIG_USART0_RS485MODE=n
|
||||
|
|
|
@ -155,10 +155,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_USART2_PARITY=0
|
||||
CONFIG_USART3_PARITY=0
|
||||
|
||||
CONFIG_USART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_USART2_2STOP=0
|
||||
CONFIG_USART3_2STOP=0
|
||||
CONFIG_USART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_USART2_2STOP=n
|
||||
CONFIG_USART3_2STOP=n
|
||||
|
||||
#
|
||||
CONFIG_USART0_RS485MODE=n
|
||||
|
|
|
@ -130,10 +130,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -130,10 +130,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -130,10 +130,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -130,10 +130,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -130,10 +130,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -130,10 +130,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -40,7 +40,7 @@ CONFIG_ARCH_M68332=y
|
|||
CONFIG_ARCH_M68332EVB=y
|
||||
CONFIG_ARCH_BOARD="m68332evb"
|
||||
CONFIG_ARCH_BOARD_M68332EVB=y
|
||||
CONFIG_DRAM_SIZE=0x003000
|
||||
CONFIG_DRAM_SIZE=12288
|
||||
CONFIG_ARCH_STACKDUMP=y
|
||||
|
||||
#
|
||||
|
@ -58,8 +58,8 @@ CONFIG_UART0_BITS=8
|
|||
CONFIG_UART1_BITS=8
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -128,10 +128,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -128,10 +128,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -44,7 +44,7 @@ CONFIG_ARCH_BOARD="mcu123-lpc214x"
|
|||
CONFIG_ARCH_BOARD_MCU123=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=3270
|
||||
CONFIG_ARCH_LEDS=y
|
||||
CONFIG_DRAM_SIZE=0x00008000
|
||||
CONFIG_DRAM_SIZE=32768
|
||||
CONFIG_DRAM_START=0x40000000
|
||||
CONFIG_ARCH_INTERRUPTSTACK=1024
|
||||
CONFIG_ARCH_STACKDUMP=y
|
||||
|
@ -80,8 +80,8 @@ CONFIG_UART0_BITS=8
|
|||
CONFIG_UART1_BITS=8
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -44,7 +44,7 @@ CONFIG_ARCH_BOARD="mcu123-lpc214x"
|
|||
CONFIG_ARCH_BOARD_MCU123=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=3270
|
||||
CONFIG_ARCH_LEDS=y
|
||||
CONFIG_DRAM_SIZE=0x00008000
|
||||
CONFIG_DRAM_SIZE=32768
|
||||
CONFIG_DRAM_START=0x40000000
|
||||
CONFIG_ARCH_INTERRUPTSTACK=0
|
||||
CONFIG_ARCH_STACKDUMP=y
|
||||
|
@ -80,8 +80,8 @@ CONFIG_UART0_BITS=8
|
|||
CONFIG_UART1_BITS=8
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -44,7 +44,7 @@ CONFIG_ARCH_BOARD="mcu123-lpc214x"
|
|||
CONFIG_ARCH_BOARD_MCU123=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=3270
|
||||
CONFIG_ARCH_LEDS=y
|
||||
CONFIG_DRAM_SIZE=0x00008000
|
||||
CONFIG_DRAM_SIZE=32768
|
||||
CONFIG_DRAM_START=0x40000000
|
||||
CONFIG_ARCH_INTERRUPTSTACK=0
|
||||
CONFIG_ARCH_STACKDUMP=y
|
||||
|
@ -80,8 +80,8 @@ CONFIG_UART0_BITS=8
|
|||
CONFIG_UART1_BITS=8
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -44,7 +44,7 @@ CONFIG_ARCH_BOARD="mcu123-lpc214x"
|
|||
CONFIG_ARCH_BOARD_MCU123=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=3270
|
||||
CONFIG_ARCH_LEDS=y
|
||||
CONFIG_DRAM_SIZE=0x00008000
|
||||
CONFIG_DRAM_SIZE=32768
|
||||
CONFIG_DRAM_START=0x40000000
|
||||
CONFIG_ARCH_INTERRUPTSTACK=1024
|
||||
CONFIG_ARCH_STACKDUMP=y
|
||||
|
@ -80,8 +80,8 @@ CONFIG_UART0_BITS=8
|
|||
CONFIG_UART1_BITS=8
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -44,7 +44,7 @@ CONFIG_ARCH_BOARD="mcu123-lpc214x"
|
|||
CONFIG_ARCH_BOARD_MCU123=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=3270
|
||||
CONFIG_ARCH_LEDS=y
|
||||
CONFIG_DRAM_SIZE=0x00008000
|
||||
CONFIG_DRAM_SIZE=32768
|
||||
CONFIG_DRAM_START=0x40000000
|
||||
CONFIG_ARCH_INTERRUPTSTACK=1024
|
||||
CONFIG_ARCH_STACKDUMP=y
|
||||
|
@ -80,8 +80,8 @@ CONFIG_UART0_BITS=8
|
|||
CONFIG_UART1_BITS=8
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -96,7 +96,7 @@ CONFIG_USART1_RXBUFSIZE=256
|
|||
CONFIG_USART1_BAUD=38400
|
||||
CONFIG_USART1_BITS=8
|
||||
CONFIG_USART1_PARITY=0
|
||||
CONFIG_USART1_2STOP=0
|
||||
CONFIG_USART1_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -153,8 +153,8 @@ CONFIG_UART2_BITS=8
|
|||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART2_PARITY=0
|
||||
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -153,8 +153,8 @@ CONFIG_UART2_BITS=8
|
|||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART2_PARITY=0
|
||||
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -145,8 +145,8 @@ CONFIG_UART2_BITS=8
|
|||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART2_PARITY=0
|
||||
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_IMX1=y
|
|||
CONFIG_ARCH_BOARD="mx1ads"
|
||||
CONFIG_ARCH_BOARD_MX1ADS=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=16945
|
||||
CONFIG_DRAM_SIZE=0x01000000
|
||||
CONFIG_DRAM_SIZE=16777216
|
||||
CONFIG_DRAM_START=0x08000000
|
||||
CONFIG_DRAM_VSTART=0x00000000
|
||||
CONFIG_DRAM_NUTTXENTRY=0x01004000
|
||||
|
@ -80,9 +80,9 @@ CONFIG_UART3_BITS=8
|
|||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# IMX specific SPI device driver settings
|
||||
|
|
|
@ -43,7 +43,7 @@ CONFIG_ARCH_CHIP_MCS92S12NEC64=y
|
|||
CONFIG_ARCH_BOARD="ne64badge"
|
||||
CONFIG_ARCH_BOARD_NE64BADGE=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=5483
|
||||
CONFIG_DRAM_SIZE=0x00010000
|
||||
CONFIG_DRAM_SIZE=65536
|
||||
CONFIG_DRAM_START=0x20000000
|
||||
CONFIG_ARCH_NOINTC=y
|
||||
CONFIG_ARCH_IRQPRIO=n
|
||||
|
@ -83,7 +83,7 @@ CONFIG_SCI0_RXBUFSIZE=32
|
|||
CONFIG_SCI0_BAUD=38400
|
||||
CONFIG_SCI0_BITS=8
|
||||
CONFIG_SCI0_PARITY=0
|
||||
CONFIG_SCI0_2STOP=0
|
||||
CONFIG_SCI0_2STOP=n
|
||||
|
||||
CONFIG_SCI1_SERIAL_CONSOLE=n
|
||||
CONFIG_SCI1_TXBUFSIZE=32
|
||||
|
@ -91,7 +91,7 @@ CONFIG_SCI1_RXBUFSIZE=32
|
|||
CONFIG_SCI1_BAUD=38400
|
||||
CONFIG_SCI1_BITS=8
|
||||
CONFIG_SCI1_PARITY=0
|
||||
CONFIG_SCI1_2STOP=0
|
||||
CONFIG_SCI1_2STOP=n
|
||||
|
||||
#
|
||||
# MC9S12NEC64 specific SSI device driver settings
|
||||
|
|
|
@ -44,7 +44,7 @@ CONFIG_ARCH_BOARD="ntosd-dm320"
|
|||
CONFIG_ARCH_BOARD_NTOSD_DM320=y
|
||||
CONFIG_ARCH_NTOSD_DEVBOARD=n
|
||||
CONFIG_BOARD_LOOPSPERMSEC=16945
|
||||
CONFIG_DRAM_SIZE=0x02000000
|
||||
CONFIG_DRAM_SIZE=33554432
|
||||
CONFIG_DRAM_START=0x01100000
|
||||
CONFIG_DRAM_VSTART=0x00000000
|
||||
CONFIG_ARCH_INTERRUPTSTACK=0
|
||||
|
@ -79,8 +79,8 @@ CONFIG_UART0_BITS=8
|
|||
CONFIG_UART1_BITS=8
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -44,7 +44,7 @@ CONFIG_ARCH_BOARD="ntosd-dm320"
|
|||
CONFIG_ARCH_BOARD_NTOSD_DM320=y
|
||||
CONFIG_ARCH_NTOSD_DEVBOARD=n
|
||||
CONFIG_BOARD_LOOPSPERMSEC=16945
|
||||
CONFIG_DRAM_SIZE=0x02000000
|
||||
CONFIG_DRAM_SIZE=33554432
|
||||
CONFIG_DRAM_START=0x01100000
|
||||
CONFIG_DRAM_VSTART=0x00000000
|
||||
CONFIG_ARCH_INTERRUPTSTACK=0
|
||||
|
@ -78,8 +78,8 @@ CONFIG_UART0_BITS=8
|
|||
CONFIG_UART1_BITS=8
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -44,7 +44,7 @@ CONFIG_ARCH_BOARD="ntosd-dm320"
|
|||
CONFIG_ARCH_BOARD_NTOSD_DM320=y
|
||||
CONFIG_ARCH_NTOSD_DEVBOARD=n
|
||||
CONFIG_BOARD_LOOPSPERMSEC=16945
|
||||
CONFIG_DRAM_SIZE=0x02000000
|
||||
CONFIG_DRAM_SIZE=33554432
|
||||
CONFIG_DRAM_START=0x01100000
|
||||
CONFIG_DRAM_VSTART=0x00000000
|
||||
CONFIG_ARCH_INTERRUPTSTACK=0
|
||||
|
@ -79,8 +79,8 @@ CONFIG_UART0_BITS=8
|
|||
CONFIG_UART1_BITS=8
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -44,7 +44,7 @@ CONFIG_ARCH_BOARD="ntosd-dm320"
|
|||
CONFIG_ARCH_BOARD_NTOSD_DM320=y
|
||||
CONFIG_ARCH_NTOSD_DEVBOARD=n
|
||||
CONFIG_BOARD_LOOPSPERMSEC=16945
|
||||
CONFIG_DRAM_SIZE=0x02000000
|
||||
CONFIG_DRAM_SIZE=33554432
|
||||
CONFIG_DRAM_START=0x01100000
|
||||
CONFIG_DRAM_VSTART=0x00000000
|
||||
CONFIG_ARCH_INTERRUPTSTACK=0
|
||||
|
@ -79,8 +79,8 @@ CONFIG_UART0_BITS=8
|
|||
CONFIG_UART1_BITS=8
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -44,7 +44,7 @@ CONFIG_ARCH_BOARD="ntosd-dm320"
|
|||
CONFIG_ARCH_BOARD_NTOSD_DM320=y
|
||||
CONFIG_ARCH_NTOSD_DEVBOARD=n
|
||||
CONFIG_BOARD_LOOPSPERMSEC=16945
|
||||
CONFIG_DRAM_SIZE=0x02000000
|
||||
CONFIG_DRAM_SIZE=33554432
|
||||
CONFIG_DRAM_START=0x01100000
|
||||
CONFIG_DRAM_VSTART=0x00000000
|
||||
CONFIG_ARCH_INTERRUPTSTACK=0
|
||||
|
@ -79,8 +79,8 @@ CONFIG_UART0_BITS=8
|
|||
CONFIG_UART1_BITS=8
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -44,7 +44,7 @@ CONFIG_ARCH_BOARD="ntosd-dm320"
|
|||
CONFIG_ARCH_BOARD_NTOSD_DM320=y
|
||||
CONFIG_ARCH_NTOSD_DEVBOARD=n
|
||||
CONFIG_BOARD_LOOPSPERMSEC=16945
|
||||
CONFIG_DRAM_SIZE=0x02000000
|
||||
CONFIG_DRAM_SIZE=33554432
|
||||
CONFIG_DRAM_START=0x01100000
|
||||
CONFIG_DRAM_VSTART=0x00000000
|
||||
CONFIG_ARCH_INTERRUPTSTACK=0
|
||||
|
@ -79,8 +79,8 @@ CONFIG_UART0_BITS=8
|
|||
CONFIG_UART1_BITS=8
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -44,7 +44,7 @@ CONFIG_ARCH_BOARD="ntosd-dm320"
|
|||
CONFIG_ARCH_BOARD_NTOSD_DM320=y
|
||||
CONFIG_ARCH_NTOSD_DEVBOARD=n
|
||||
CONFIG_BOARD_LOOPSPERMSEC=16945
|
||||
CONFIG_DRAM_SIZE=0x02000000
|
||||
CONFIG_DRAM_SIZE=33554432
|
||||
CONFIG_DRAM_START=0x01100000
|
||||
CONFIG_DRAM_VSTART=0x00000000
|
||||
CONFIG_ARCH_INTERRUPTSTACK=0
|
||||
|
@ -79,8 +79,8 @@ CONFIG_UART0_BITS=8
|
|||
CONFIG_UART1_BITS=8
|
||||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART1_PARITY=0
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -128,10 +128,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -128,10 +128,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -128,10 +128,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -128,10 +128,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -134,10 +134,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -134,10 +134,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -134,10 +134,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -134,10 +134,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -134,10 +134,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -134,10 +134,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -136,10 +136,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -134,10 +134,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -134,10 +134,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -134,10 +134,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -128,10 +128,10 @@ CONFIG_UART1_PARITY=0
|
|||
CONFIG_UART2_PARITY=0
|
||||
CONFIG_UART3_PARITY=0
|
||||
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART1_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART3_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART1_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
CONFIG_UART3_2STOP=n
|
||||
|
||||
#
|
||||
# LPC17xx specific PHY/Ethernet device driver settings
|
||||
|
|
|
@ -50,7 +50,7 @@ CONFIG_ARCH_BOARD_OLIMEXLPC2378=y
|
|||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=3270
|
||||
CONFIG_ARCH_LEDS=y
|
||||
CONFIG_DRAM_SIZE=0x00008000
|
||||
CONFIG_DRAM_SIZE=32768
|
||||
CONFIG_DRAM_START=0x40000000
|
||||
CONFIG_ARCH_INTERRUPTSTACK=
|
||||
CONFIG_ARCH_STACKDUMP=y
|
||||
|
@ -101,8 +101,8 @@ CONFIG_UART2_BITS=8
|
|||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART2_PARITY=0
|
||||
# 2 Stop Bits ?
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
|
@ -50,7 +50,7 @@ CONFIG_ARCH_BOARD_OLIMEXLPC2378=y
|
|||
CONFIG_ARCH_IRQPRIO=y
|
||||
CONFIG_BOARD_LOOPSPERMSEC=3270
|
||||
CONFIG_ARCH_LEDS=y
|
||||
CONFIG_DRAM_SIZE=0x00008000
|
||||
CONFIG_DRAM_SIZE=32768
|
||||
CONFIG_DRAM_START=0x40000000
|
||||
CONFIG_ARCH_INTERRUPTSTACK=
|
||||
CONFIG_ARCH_STACKDUMP=y
|
||||
|
@ -101,8 +101,8 @@ CONFIG_UART2_BITS=8
|
|||
CONFIG_UART0_PARITY=0
|
||||
CONFIG_UART2_PARITY=0
|
||||
# 2 Stop Bits ?
|
||||
CONFIG_UART0_2STOP=0
|
||||
CONFIG_UART2_2STOP=0
|
||||
CONFIG_UART0_2STOP=n
|
||||
CONFIG_UART2_2STOP=n
|
||||
|
||||
#
|
||||
# General build options
|
||||
|
|
Some files were not shown because too many files have changed in this diff Show More
Loading…
Reference in New Issue